## 61C Midterm Review Session 1!

Boolean Algebra + CALL + FSMs

Wen Cao

Oct 9, 2024

# Boolean Algebra

#### Boolean Algebra Rules

Common rules (a lot like normal algebra):

One more small technique you can use:

!C + AC = !C + A

| Name         | AND Form                                                                 | OR form                                                                             |
|--------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Commutative  | AB = BA                                                                  | A + B = B + A                                                                       |
| Associative  | AB(C) = A(BC)                                                            | A + (B + C) = (A + B) + C                                                           |
| Identity     | 1A = A                                                                   | 0 + A = A                                                                           |
| Null         | 0A = 0                                                                   | 1 + A = 1                                                                           |
| Absorption   | A(A + B) = A                                                             | A + AB = A                                                                          |
| Distributive | (A + B)(A + C) = A + BC                                                  | A(B + C) = AB + AC                                                                  |
| Idempotent   | A(A) = A                                                                 | A + A = A                                                                           |
| Inverse      | $A(\overline{A}) = 0$                                                    | $A + \overline{A} = 1$                                                              |
| De Morgan's  | $\overline{\mathrm{AB}} = \overline{\mathrm{A}} + \overline{\mathrm{B}}$ | $\overline{\mathrm{A} + \mathrm{B}} = \overline{\mathrm{A}}(\overline{\mathrm{B}})$ |

#### Boolean Algebra Practice

• Simplify the boolean expression:  $w \cdot (wxyz)$ 

• Simplify the boolean expression:  $w \cdot (wxyz)$ 

$$\overline{w} \cdot \overline{(wxyz)} = \overline{w} \cdot (\overline{w} + \overline{x} + \overline{y} + \overline{z}) \text{ (De Morgan's Law)}$$

$$= \overline{w} \cdot \overline{w} + \overline{w}(\overline{x} + \overline{y} + \overline{z})$$

$$= \overline{w} + \overline{w}(\overline{x} + \overline{y} + \overline{z})$$

$$= \overline{w}(1 + \overline{x} + \overline{y} + \overline{z})$$

$$= \overline{w}$$

Write a boolean expression that represents N<sub>1</sub> as a **sum of** 

products in terms of C<sub>1</sub>, C<sub>0</sub>, In.

Simply your answer.

| <b>Current State</b> |       | Input | Next State |       | Output |
|----------------------|-------|-------|------------|-------|--------|
| $C_1$                | $C_0$ | In    | $N_1$      | $N_0$ | Out    |
| 0                    | 0     | 0     | 0          | 0     | 0      |
| 0                    | 0     | 1     | 0          | 1     | 0      |
| 0                    | 1     | 0     | 0          | 0     | 0      |
| 0                    | 1     | 1     | 1          | 0     | 0      |
| 1                    | 0     | 0     | 0          | 0     | 0      |
| 1                    | 0     | 1     | 1          | 1     | 1      |
| 1                    | 1     | 0     | 1          | 1     | 1      |
| 1                    | 1     | 1     | 1          | 1     | 1      |

$$!C_1C_0In+C_1!C_0In+C_1C_0!In+C_1C_0In$$

| Curren | t State | Input | put Next State |       | Output |
|--------|---------|-------|----------------|-------|--------|
| $C_1$  | $C_0$   | In    | $N_1$          | $N_0$ | Out    |
| 0      | 0       | 0     | 0              | 0     | 0      |
| 0      | 0       | 1     | 0              | 1     | 0      |
| 0      | 1       | 0     | 0              | 0     | 0      |
| 0      | 1       | 1     | 1              | 0     | 0      |
| 1      | 0       | 0     | 0              | 0     | 0      |
| 1      | 0       | 1     | 1              | 1     | 1      |
| 1      | 1       | 0     | 1              | 1     | 1      |
| 1      | 1       | 1     | 1              | 1     | 1      |

| <b>Current State</b> |       | Input | Next  | <b>Next State</b> |     |
|----------------------|-------|-------|-------|-------------------|-----|
| $C_1$                | $C_0$ | In    | $N_1$ | $N_0$             | Out |
| 0                    | 0     | 0     | 0     | 0                 | 0   |
| 0                    | 0     | 1     | 0     | 1                 | 0   |
| 0                    | 1     | 0     | 0     | 0                 | 0   |
| 0                    | 1     | 1     | 1     | 0                 | 0   |
| 1                    | 0     | 0     | 0     | 0                 | 0   |
| 1                    | 0     | 1     | 1     | 1                 | 1   |
| 1                    | 1     | 0     | 1     | 1                 | 1   |
| 1                    | 1     | 1     | 1     | 1                 | 1   |

$$\begin{split} & |C_{1}C_{0}| \ln + C_{1}|C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln \\ & = |C_{1}C_{0}| \ln + C_{1}|C_{0}| \ln + C_{1}C_{0}| \ln +$$

|   | Curren | t State | Input | Next  | State | Output |
|---|--------|---------|-------|-------|-------|--------|
|   | $C_1$  | $C_0$   | In    | $N_1$ | $N_0$ | Out    |
|   | 0      | 0       | 0     | 0     | 0     | 0      |
|   | 0      | 0       | 1     | 0     | 1     | 0      |
| ١ | 0      | 1       | 0     | 0     | 0     | 0      |
|   | 0      | 1       | 1     | 1     | 0     | 0      |
| η | 1      | 0       | 0     | 0     | 0     | 0      |
|   | 1      | 0       | 1     | 1     | 1     | 1      |
|   | 1      | 1       | 0     | 1     | 1     | 1      |
|   | 1      | 1       | 1     | 1     | 1     | 1      |

$$\begin{split} & |C_{1}C_{0}| \ln + C_{1}|C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln \\ & = |C_{1}C_{0}| \ln + C_{1}|C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln \\ & = (|C_{1}C_{0}| \ln + C_{1}C_{0}| \ln ) + (|C_{1}C_{0}| \ln + C_{1}C_{0}| \ln ) + (|C_{1}C_{0}| \ln + C_{1}C_{0}| \ln \\ & = (|C_{1}+C_{1}|)C_{0}| \ln + (|C_{0}+C_{0}|)C_{1}| \ln + (|\ln + \ln )C_{1}C_{0}| \end{split}$$

| Curren | t State | Input | Next  | State | Output |
|--------|---------|-------|-------|-------|--------|
| $C_1$  | $C_0$   | In    | $N_1$ | $N_0$ | Out    |
| 0      | 0       | 0     | 0     | 0     | 0      |
| 0      | 0       | 1     | 0     | 1     | 0      |
| 0      | 1       | 0     | 0     | 0     | 0      |
| 0      | 1       | 1     | 1     | 0     | 0      |
| 1      | 0       | 0     | 0     | 0     | 0      |
| 1      | 0       | 1     | 1     | 1     | 1      |
| 1      | 1       | 0     | 1     | 1     | 1      |
| 1      | 1       | 1     | 1     | 1     | 1      |

$$\begin{split} & |C_{1}C_{0}| \ln + C_{1}|C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln \\ & = |C_{1}C_{0}| \ln + C_{1}|C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln + C_{1}C_{0}| \ln \\ & = (|C_{1}C_{0}| \ln + C_{1}C_{0}| \ln ) + (|C_{1}C_{0}| \ln + C_{1}C_{0}| \ln ) + (|C_{1}C_{0}| \ln + C_{1}C_{0}| \ln \\ & = (|C_{1}+C_{1}|)C_{0}| \ln + (|C_{0}+C_{0}|)C_{1}| \ln + (|\ln + \ln )C_{1}C_{0}| \\ & = C_{0}| \ln + C_{1}\ln + C_{1}C_{0}| \end{split}$$

|   | Curren | t State | Input | Next  | State | Output |
|---|--------|---------|-------|-------|-------|--------|
|   | $C_1$  | $C_0$   | In    | $N_1$ | $N_0$ | Out    |
|   | 0      | 0       | 0     | 0     | 0     | 0      |
|   | 0      | 0       | 1     | 0     | 1     | 0      |
|   | 0      | 1       | 0     | 0     | 0     | 0      |
|   | 0      | 1       | 1     | 1     | 0     | 0      |
| η | 1      | 0       | 0     | 0     | 0     | 0      |
|   | 1      | 0       | 1     | 1     | 1     | 1      |
|   | 1      | 1       | 0     | 1     | 1     | 1      |
|   | 1      | 1       | 1     | 1     | 1     | 1      |
|   |        |         |       |       |       |        |

Simplify the boolean expression: C \* (A + B) + !A \* (!B + C) (hint: 3 operators)
 [distributive property]

Simplify the boolean expression: C \* (A + B) + !A \* (!B + C) (hint: 3 operators)

[distributive property] = A \* C + B \* C + !A \* !B + !A \* C

Simplify the boolean expression: C \* (A + B) + !A \* (!B + C) (hint: 3 operators)

[distributive property] =  $\mathbf{A} * \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B} + \mathbf{A} * \mathbf{C}$ 

Simplify the boolean expression: C \* (A + B) + !A \* (!B + C) (hint: 3 operators)

[distributive property] =  $\mathbf{A} * \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B} + \mathbf{A} * \mathbf{C}$ [drag out common C term] =  $\mathbf{C} * (\mathbf{A} + \mathbf{A}) + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B}$ 

[distributive property] = 
$$\mathbf{A} * \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B} + \mathbf{A} * \mathbf{C}$$
  
[drag out common C term] =  $\mathbf{C} * (\mathbf{A} + \mathbf{A}) + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B}$   
=  $\mathbf{C} * (\mathbf{A} + \mathbf{A}) + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B}$ 

[distributive property] = 
$$\mathbf{A} * \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B} + \mathbf{A} * \mathbf{C}$$
  
[drag out common C term] =  $\mathbf{C} * (\mathbf{A} + \mathbf{A}) + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B}$   
=  $\mathbf{C} * (\mathbf{A} + \mathbf{A}) + \mathbf{B} * \mathbf{C} + \mathbf{A} * \mathbf{B}$ 

[distributive property] 
$$= \mathbf{A} * \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B} + \mathbf{!A} * \mathbf{C}$$
[drag out common C term] 
$$= \mathbf{C} * (\mathbf{A} + \mathbf{!A}) + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B}$$

$$= \mathbf{C} * (\mathbf{A} + \mathbf{!A}) + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B}$$

$$= \mathbf{C} * (\mathbf{1} + \mathbf{B}) + \mathbf{!A} * \mathbf{!B}$$

```
[distributive property]  = \mathbf{A} * \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B} + \mathbf{!A} * \mathbf{C} 
[drag out common C term]  = \mathbf{C} * (\mathbf{A} + \mathbf{!A}) + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} * (\mathbf{1} + \mathbf{B}) + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} * (\mathbf{1} + \mathbf{B}) + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} * (\mathbf{1} + \mathbf{B}) + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} * (\mathbf{1} + \mathbf{B}) + \mathbf{!A} * \mathbf{!B}
```

Simplify the boolean expression: C \* (A + B) + !A \* (!B + C) (hint: 3 operators)

```
[distributive property]  = \mathbf{A} * \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B} + \mathbf{!A} * \mathbf{C} 
[drag out common C term]  = \mathbf{C} * (\mathbf{A} + \mathbf{!A}) + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} + \mathbf{B} * \mathbf{C} + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} * (\mathbf{1} + \mathbf{B}) + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} * (\mathbf{1} + \mathbf{B}) + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} + \mathbf{!A} * \mathbf{!B} 
 = \mathbf{C} + \mathbf{!A} * \mathbf{!B}
```

Done?

Simplify the boolean expression: C \* (A + B) + !A \* (!B + C) (hint: 3 operators)

```
[distributive property] = A * C + B * C + !A * !B + !A * C
= C * (A + !A) + B * C + !A * !B
= C + B * C + !A * !B
= C * (1 + B) + !A * !B
= C + !A!B
```

Done? Oooops nope, C + !A\*!B has 4 operators :(((( C + !(A+B)

## CALL

#### **CALL**





#### Compiler / Compilation

C or other low level language → RISC-V or other assembly language

This does not happen for high level languages like Python

**Optimizations** occur at this level (gcc will make your code better and faster)

Output will contain:

Labels, pseudoinstructions, relative addressing

#### Assembler / Assembly

RISC-V or other assembly language → Object file

Assembler must take two passes over the assembly code

Generates two tables for future use:

Symbol Table: labels and their relative addresses where they're defined

**Relocation table:** indicates parts of the code that will need to be calculated and changed later. (external labels, data in static section, etc.)

### 2-Pass Assembler Example

|                                          | 5ymbol Table for File A |                     |  |  |  |
|------------------------------------------|-------------------------|---------------------|--|--|--|
| file_a.s                                 | Label Name              | Relative Addressing |  |  |  |
| 00 func_name:                            |                         |                     |  |  |  |
| addi sp, sp, -4                          |                         |                     |  |  |  |
| 01 beq a0, x0, loop                      |                         |                     |  |  |  |
| <pre># &lt;8 instructions here&gt;</pre> |                         |                     |  |  |  |
| 10 jal ra, malloc                        | Relocation <sup>-</sup> | Table for File A    |  |  |  |
| 11 loop: bneq t0, x0, done               | Label Name              | State               |  |  |  |
| # <4 instructions here>                  |                         |                     |  |  |  |
| 15 j loop                                |                         |                     |  |  |  |
| 16 done: ret                             |                         |                     |  |  |  |

#### 2-Pass Assembler Example

| file_a.s    |                                                | Label Name    | Relative Addressing   |
|-------------|------------------------------------------------|---------------|-----------------------|
| 00 fu       | nc_name:                                       | func_name     | fa_start              |
|             | addi sp, sp, -4                                |               |                       |
| 01          | beq a0, x0, loop                               |               |                       |
|             | <pre># &lt;8 instructions here&gt;</pre>       |               |                       |
|             |                                                |               |                       |
| 10          | jal ra, malloc                                 | Relocation Ta | able for File A       |
|             | jal ra, malloc<br>op: bneq t0, x0, done        | Relocation Ta | able for File A State |
|             |                                                |               |                       |
|             | op: bneq t0, x0, done                          |               |                       |
| 11 lo<br>15 | op: bneq t0, x0, done  # <4 instructions here> |               |                       |

#### 2-Pass Assembler Example

|                            | Symbol Table for Tile A |                     |  |  |  |
|----------------------------|-------------------------|---------------------|--|--|--|
| file_a.s                   | Label Name              | Relative Addressing |  |  |  |
| 00 func_name:              | func_name               | fa_start            |  |  |  |
| addi sp, sp, -4            |                         |                     |  |  |  |
| 01 beq a0, x0, loop        |                         |                     |  |  |  |
| # <8 instructions here>    |                         |                     |  |  |  |
| 10 jal ra, malloc          | Relocation              | Table for File A    |  |  |  |
| 11 loop: bneq t0, x0, done | Label Name              | State               |  |  |  |
| # <4 instructions here>    | loop                    | ?                   |  |  |  |
| 15 j loop                  |                         |                     |  |  |  |
| 16 done: ret               |                         |                     |  |  |  |

#### 2-Pass Assembler Example

|                            | · Symbol ra             | Symbol rable for File A |  |  |  |
|----------------------------|-------------------------|-------------------------|--|--|--|
| file_a.s                   | Label Name              | Relative Addressing     |  |  |  |
| 00 func_name:              | func_name               | fa_start                |  |  |  |
| addi sp, sp, -4            |                         |                         |  |  |  |
| 01 beq a0, x0, loop        |                         |                         |  |  |  |
| # <8 instructions here     | >                       |                         |  |  |  |
| 10 jal ra, malloc          | Relocation <sup>7</sup> | Table for File A        |  |  |  |
| 11 loop: bneq t0, x0, done | Label Name              | State                   |  |  |  |
| # <4 instructions here     | > loop                  | ?                       |  |  |  |
| 15 j loop                  |                         |                         |  |  |  |
| 16 done: ret               |                         |                         |  |  |  |

#### 2-Pass Assembler Example

#### **Symbol Table for File A**

| file_a.s      |                                          | Label Name    | Relative Addressing |   |
|---------------|------------------------------------------|---------------|---------------------|---|
| 00 func_name: |                                          | func_name     | fa_start            |   |
|               | addi sp, sp, -4                          |               |                     |   |
| 01            | beq a0, x0, loop                         |               |                     | _ |
|               | <pre># &lt;8 instructions here&gt;</pre> |               |                     |   |
| 10            | jal ra, malloc                           | Relocation Ta | able for File A     |   |

j loop

## 11 loop: bneq t0, x0, done # <4 instructions here>

16 done: ret

15

| Label Name | State |
|------------|-------|
| loop       | ?     |
| malloc     | }     |
|            |       |

#### 2-Pass Assembler Example

#### Symbol Table for File A

| file_ | a.s                                      | Label Name | Relative Addressing |
|-------|------------------------------------------|------------|---------------------|
| 00 fu | nc_name:                                 | func_name  | fa_start            |
|       | addi sp, sp, -4                          | loop       | fa_start + (4 * 11) |
| 01    | beq a0, x0, loop                         |            |                     |
|       | <pre># &lt;8 instructions here&gt;</pre> |            |                     |

#### 10 jal ra, malloc

#### **Relocation Table for File A**

| 11 loop: bneq t0, x0, done               | Label Name | State |
|------------------------------------------|------------|-------|
| <pre># &lt;4 instructions here&gt;</pre> | loop       | }     |
| 15 j loop                                | malloc     | }     |
| 16 done: ret                             |            |       |

#### 2-Pass Assembler Example

#### Symbol Table for File A

| file_ | a.s                                      | Label Name | Relative Addressing |
|-------|------------------------------------------|------------|---------------------|
| 00 fu | nc_name:                                 | func_name  | fa_start            |
|       | addi sp, sp, -4                          | loop       | fa_start + (4 * 11) |
| 01    | beq a0, x0, loop                         |            |                     |
|       | <pre># &lt;8 instructions here&gt;</pre> |            |                     |

#### 10 jal ra, malloc

#### **Relocation Table for File A**

| 11 loop: bneq t0, x0, done               | Label Name | State |
|------------------------------------------|------------|-------|
| <pre># &lt;4 instructions here&gt;</pre> | loop       | }     |
| 15 j loop                                | malloc     | }     |
| 16 done: ret                             | done       | }     |

#### 2-Pass Assembler Example

#### Symbol Table for File A

|       |                         | Oyllibol I | able for the A      |
|-------|-------------------------|------------|---------------------|
| file_ | _a.s                    | Label Name | Relative Addressing |
| 00 fu | ınc_name:               | func_name  | fa_start            |
|       | addi sp, sp, -4         | loop       | fa_start + (4 * 11) |
| 01    | beq a0, x0, loop        |            |                     |
|       | # <8 instructions here> |            |                     |
| 10    | jal ra, malloc          | Relocation | Table for File A    |
| 11 lo | oop: bneq t0, x0, done  | Label Name | State               |
|       | # <4 instructions here> | loon       | >                   |

#### # <4 instructions here

16 done: ret

j loop

15

| Label Name | State |
|------------|-------|
| loop       | ?     |
| malloc     | ?     |
| done       | ?     |

#### 2-Pass Assembler Example

#### Symbol Table for File A

|       |                         | Oyillbol 1 | able for the A      |
|-------|-------------------------|------------|---------------------|
| file_ | _a.s                    | Label Name | Relative Addressing |
| 00 fu | ınc_name:               | func_name  | fa_start            |
|       | addi sp, sp, -4         | loop       | fa_start + (4 * 11) |
| 01    | beq a0, x0, loop        |            |                     |
|       | # <8 instructions here> |            |                     |
| 10    | jal ra, malloc          | Relocation | Table for File A    |
| 11 lo | oop: bneq t0, x0, done  | Label Name | State               |
|       | # <4 instructions here> | loon       | 2                   |

#### 15 j loop

16 done: ret

# Label Name State loop ? malloc ? done ?

#### 2-Pass Assembler Example

#### Symbol Table for File A

|    |                         | Cymber ra    |                     |
|----|-------------------------|--------------|---------------------|
| fi | le_a.s                  | Label Name   | Relative Addressing |
| 00 | func_name:              | func_name    | fa_start            |
|    | addi sp, sp, -4         | loop         | fa_start + (4 * 11) |
| 01 | beq a0, x0, loop        |              |                     |
|    | # <8 instructions here> |              |                     |
| 10 | jal ra, malloc          | Relocation T | able for File A     |
| 11 | loop: bneq t0, x0, done | Label Name   | State               |
|    | # <4 instructions here> | loon         | 9                   |

| <b>1</b> 5 | j | <del>loop</del> | fa | start | + | 44 |
|------------|---|-----------------|----|-------|---|----|

16 done: ret

| Label Name | State |
|------------|-------|
| loop       | ?     |
| malloc     | ?     |
| done       | ?     |

### **First Pass**

### 2-Pass Assembler Example

j <del>loop</del> fa\_start + 44

### Symbol Table for File A

|               |                         | - Symbol rai | ble for tille A     |
|---------------|-------------------------|--------------|---------------------|
| file_a.s      |                         | Label Name   | Relative Addressing |
| 00 func_name: |                         | func_name    | fa_start            |
|               | addi sp, sp, -4         | loop         | fa_start + 44       |
| 01            | beq a0, x0, loop        | done         | fa_start + (4 * 16) |
|               | # <8 instructions here> |              |                     |
| 10            | jal ra, malloc          | Relocation T | able for File A     |
| 11 1          | oop: bneq t0, x0, done  | Label Name   | State               |
|               | # <4 instructions here> | loop         | 3                   |

malloc

done

#### 16 done: ret

15

### 2-Pass Assembler Example

### Symbol Table for File A

| file_a | <b>.</b> S              |
|--------|-------------------------|
| 00 fun | c_name:                 |
|        | addi sp, sp, -4         |
| 01     | beq a0, x0, loop        |
|        | # <8 instructions here> |
| 10     | inl was walled          |

| Label Name | Relative Addressing |
|------------|---------------------|
| func_name  | fa_start            |
| loop       | fa_start + 44       |
| done       | fa_start + (4 * 16) |

#### 10 jal ra, malloc

# 11 loop: bneq t0, x0, done # <4 instructions here>

| <u> </u> | 15 | j | <del>loop</del> | fa_ | _start | + | 44 |
|----------|----|---|-----------------|-----|--------|---|----|
|----------|----|---|-----------------|-----|--------|---|----|

16 done: ret

| Label Name | State |
|------------|-------|
| loop       | ?     |
| malloc     | ?     |
| done       | ?     |

### 2-Pass Assembler Example

### **Symbol Table for File A**

| file_a.s                                 | fi |
|------------------------------------------|----|
| 00 func_name:                            | 00 |
| addi sp, sp, -4                          |    |
| 01 beq a0, x0, <del>loop</del>           | 01 |
| <pre># &lt;8 instructions here&gt;</pre> |    |
| 10 jal ra, malloc                        | 10 |
| 11 loop: bneq t0, x0, done               | 11 |
| <pre># &lt;4 instructions here&gt;</pre> |    |
| 15                                       | 15 |

16 done: ret

| Label Name | Relative Addressing |  |
|------------|---------------------|--|
| func_name  | fa_start            |  |
| loop       | fa_start + 44       |  |
| done       | fa_start + (4 * 16) |  |

| Label Name | State         |
|------------|---------------|
| loop       | fa_start + 44 |
| malloc     | ,             |
| done       | ?             |

### 2-Pass Assembler Example

### Symbol Table for File A

```
file_a.s

Description:

Description:

Description:

Description:

Label Name

Func_name

func_name

fa_start

foop

fa_start + 44

done

# <8 instructions here>

Relative Addressing

func_name

fa_start

fa_start + (4 * 16)
```

#### 10 jal ra, malloc

### 

16 done: ret

| Label Name | State         |
|------------|---------------|
| loop       | fa_start + 44 |
| malloc     | ?             |
| done       | ?             |

### 2-Pass Assembler Example

### Symbol Table for File A

```
file_a.s

Description

Label Name

Relative Addressing

func_name:

addi sp, sp, -4

100p

fa_start + 44

100p

fa_start + 44

100p

fa_start + (4 * 16)

# <8 instructions here>
```

#### 10 jal ra, malloc

#### 11 loop: bneq t0, x0, done

# <4 instructions here>

15 j <del>loop</del> fa\_start + 44

16 done: ret

| Label Name | State         |
|------------|---------------|
| loop       | fa_start + 44 |
| malloc     | ?             |
| done       | fa_start + 64 |

### 2-Pass Assembler Example

### Symbol Table for File A

| file_a.s                              |
|---------------------------------------|
| 00 func_name:                         |
| addi sp, sp, -4                       |
| 01 beq a0, x0, <del>loop</del>        |
| # <8 instructions here>               |
| 10 jal ra, malloc                     |
| 11 loop: bneq t0, x0, <del>done</del> |
| # <4 instructions here>               |
| 15 j <del>loop</del> fa_start + 44    |

16 done: ret

| Label Name | Relative Addressing |
|------------|---------------------|
| func_name  | fa_start            |
| loop       | fa_start + 44       |
| done       | fa_start + (4 * 16) |

| Label Name | State         |
|------------|---------------|
| loop       | fa_start + 44 |
| malloc     | ?             |
| done       | fa_start + 64 |

### 2-Pass Assembler Example

### Symbol Table for File A

Q: what does it mean that malloc's state in the relocation table is still "?"

A: this tells us that malloc wasn't defined in File A; thus it must be defined in a separate user file OR in a separate library. Both of these are considered "external references" and should be resolved in the linking stage.

| Label Name | Relative Addressing |
|------------|---------------------|
| func_name  | fa_start            |
| loop       | fa_start + 44       |
| done       | fa_start + (4 * 16) |

| Label Name | State         |
|------------|---------------|
| loop       | fa_start + 44 |
| malloc     | ?             |
| done       | fa_start + 64 |

### Linker / Linking

Multiple object files  $\rightarrow$  .exe file (executable)

Categorizes code segments from object files and puts them together

(the linker decides on the order)

Resolves all references

- References from user tables are resolved using symbol tables
- External references resolved with static/dynamic linking of lib files
- Goes through all relocation table entries

All absolute addresses are filled in!

### Loader / Loading

.exe file  $\rightarrow$  Puts the program on memory and gets it ready to run.

Sets up necessary space on memory for text and data.

Initializes stack to hold arguments from the user.

Initializes registers

# Tips

Review the <a href="https://example.com/html/>homework 4 CALL question">homework 4 CALL question</a>!

It's randomized! Try different variances!

# **FSM**

### FSM (Finite State Machine)

- A Finite State Machine is a simplified version of a computer.
- It takes in as input a sequence of characters, and outputs a sequence of characters.
- Visually, we represent a FSM by a number of states, plus transitions (arrows) between the states
  - One state is denoted the start state
  - Each state has one arrow exiting it for every possible input
  - Each arrow has a sign "X/Y" on it.
     Intuitively, we follow this arrow if our input is X, and we output Y when we take this arrow.



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.1:



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.1:



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.6/0 Start Q6.7/0 Joy 1/Q6.1 Sadness Q6.5/1 0/1 Fear Anger Q6.2 Q6.4 1/0 Input/Output 0/Q6.3 0/1 Input: 10111011001 Disgust Output: 11111101110

Q6.1: 1

Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.2:



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.6/0 Start Q6.7/0 Joy 1/Q6.1 Sadness Q6.5/1 0/1 Anger Q6.2 1/1 Fear Q6.4 1/0 Input/Output 0/Q6.3 0/1 10111011001 Input: Disgust Output: 11111101110

Q6.2: 1/1

Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.2: 1/1



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.6/0 Start Q6.7/0 Joy 1/Q6.1 Sadness Q6.5/1 0/1 Anger Q6.2 1/1 Fear Q6.4 1/0 Input/Output 0/Q6.3 0/1 10111011001 Input: Disgust Output: 11111101110

Q6.2: 1/1

Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.3:



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.6/0 Start Q6.7/0 Joy 1/Q6.1 Sadness Q6.5/1 0/1 Q6.2 1/1 Fear Anger Q6.4 1/0 Input/Output 0/Q6.3 0/1 10111011001 Input: Disgust Output: 11111101110

Q6.3: 1

Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.6/0 Start Q6.7/0 Joy 1/Q6.1 Sadness Q6.5/1 0/1 Q6.2 1/1 Fear Anger Q6.4 1/0 Input/Output 0/Q6.3 0/1 10111011001 Input: Disgust Output: 11111101110

Q6.3: 1

Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.



Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.



Q6.5: hmmmm What can it be?

Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.6/0 Start Q6.7/0 Joy 1/Q6.1 Sadness Q6.5/1 0/1 Q6.2 1/1 Fear Anger Q6.4 1/0 Input/Output 0/Q6.3 0/1 10111011001 Input: Disgust 11111101110 Output:

Q6.5: 0

Uh oh! Riley's emotions are scrambled, and she's forgotten how to go from one emotion (state) to the next. Select the state transitions such that the FSM matches the input/output provided.

Q6.6/7: 0/1



Joy forever!!!!
Hope you joy the midterm as well :)))))

Best of luck on your midterm!!!!!!!!!

You all got this!

Remember, there's a clobber policy:))))

#### § Exam Clobber

We will have a clobber policy; the z-score of your final will fully clobber your midterm z-score if the final z-score is higher. Note that this policy applies even if you do not take the midterm exam.

The bins **will not change** (i.e. we will not shift the bins or round at the end of the semester). Grade bins target a 3.3 GPA, assuming 65% average on exams and 95% average on other assignments. To normalize exam difficulty variance across semesters, we will do the following: if the exam average is higher than 65%, then nothing will change; if the exam average is lower than 65%, we will adjust the denominator such that the exam has a 65% average. Scores are capped at 100% (i.e. you cannot have a score over 100% from this)